

Power Factor Correction Full-brick

# Military-Grade Isolated 3-Phase PFC Module

| 115 Vrms L-N 45 Hz to 800 Hz  | 4250 V    | 12 Vdc         | 720W                | 100 °C                | >0.99 | 1.5% | 92.0%                |
|-------------------------------|-----------|----------------|---------------------|-----------------------|-------|------|----------------------|
| Input Voltage Input Frequency | Isolation | Output Voltage | <b>Output Power</b> | <b>Baseplate Temp</b> | PF    | THD  | Full Load Efficiency |

The MilCOTS 3-Phase MPFICQor Isolated PowerFactorCorrection module is a high power, high efficiency AC-DC converter. It operates from a 115 Vrms AC input and generates an isolated DC output. Regulated output and droop output modules are available. Used in conjunction with a hold-up capacitor, and SynQor's MCOTS AC line filter, the MPFICQor will draw a nearly perfect sinusoidal current (PF>0.99) from a 3-Phase AC input. The module is supplied completely encased to provide protection from the harsh environments seen in many military environments.

# **Operational Features**

- Compatible with Military Standard 60 Hz, 400 Hz & var. freq. systems
- Harmonic content meets military standards
- Enables systems with repetitive load transients to pass MIL-STD-461 CE101 requirement by offering superior load current rejection
- Minimal inrush current
- Balanced phase currents
- High power factor (0.99 at 400 Hz / 720 W)
- Minimal external output capacitance requirement
- Full load current during startup
- · Ability to meet full EMI with available additional EMI filters
- N \* 720 W power levels when paralleled

## **Mechanical Features**

- Industry standard Full-brick-size
- Size: 2.486" x 4.686" x 0.512" (63.14 x 119.02 x 13.0 mm)
- Weight: 11.3 oz (320 g)

## **Protection Features**

- Output current limit and auto-recovery short circuit protection
- Auto-recovery input under/over-voltage protection
- Auto-recovery output over-voltage protection
- Auto-recovery thermal shutdown

## **Safety Features**

#### (Pending)

- Input/Output to baseplate isolation 2150Vdc
- CE Marked
- SELV DC Output (Reinforced Insulation)

# MPFIC Cor<sup>TM</sup>



Designed and manufactured in the USA

## **Control Features**

- All control pins referenced to separate floating return
- Asynchronous serial data interface
- AC and DC Power Good outputs
- PFC Enable and Battle Short inputs
- 3.3 V always-on standby power output
- Clock synchronization output

# **Compliance Features**

- MIL-STD-704 (A-F)
- MIL-STD-461 (C, Ď, E, F)
- MIL-STD-1399 (at 200 Vrms L-L)
- MIL-STD-810G
- RTCA/DO-160

#### **Contents**

| Typical Applications       |
|----------------------------|
| Technical Specification    |
| Mil-STD-810G Qualification |
| Application Section        |
| Encased Mechanical         |
| Ordering Information       |



Input: 3Ф 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

## MPFIC-115-3PH-12x-FT SynQor 3-Phase PFC Module



\* Note A1 RESERVED for Regulated Module START SYNC for Droop Module

## Suggested Parts:

MOV <sub>1-3</sub>: 300 Vrms, 60 J; EPCOS S10K300E2

TVS  $_{1-3}$ : 430 Vpk, 20 J; Littelfuse AK3-430C or Bourns PTVS-430C-TH

Fuse <sub>1-3</sub>: 250 Vrms, 10 A; Littelfuse 0216010.XEP

Figure A: Typical application of the Isolated PFCQor module



O +VOUT

Input: 30 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

MACF-115-3PH-UNV-QG
SynQor's 3-Phase
AC Line Filters

MPFIC-115-3PH-12D-FT
SynQor's 3-Phase
MPFIC Modules

LINE A PFC A LINE A +VOUT

TVS1

LINE B PFC B LINE B



## Suggested Parts:

MOV <sub>1-3</sub>: 300 Vrms, 60 J; EPCOS S10K300E2

FUSE<sub>1</sub>

TVS  $_{1-3}$ : 430 Vpk, 20 J; Littelfuse AK3-430C or Bourns PTVS-430C-TH

Fuse <sub>1-3</sub>: 250 Vrms, 10 A; Littelfuse 0216010.XEP

Figure B: Typical application with multiple Isolated PFCQor modules wired in parallel



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

# MPFIC-115-3PH-12x-FT Electrical Characteristics

Operating Conditions: 115 Vrms L-N (199 Vrms L-L) 3-Phase 400 Hz; 720W output; baseplate temperature=25 °C; output capacitance=8mF unless otherwise noted. Full operating baseplate temperature range is -55 °C to +100 °C. Specifications subject to change without notice.

| Parameter                                                  | Min. | Тур. | Max. | Units        | Notes & Conditions                               |
|------------------------------------------------------------|------|------|------|--------------|--------------------------------------------------|
| ABSOLUTE MAXIMUM RATINGS                                   |      |      |      |              |                                                  |
| Input Voltage                                              |      |      | 575  | Vpk L-L      | Differential across any two line inputs          |
| SERIAL IN and PFC ENA inputs                               | -2   |      | 7    | · V          | Relative to CTL RETURN pin                       |
| AC GOOD, DC GOOD, and BATTLE SHORT outputs                 |      |      |      |              | •                                                |
| Pull Up Voltage                                            | -2   |      | 7    | V            | Relative to CTL RETURN pin                       |
| Sink Current                                               |      |      | 10   | mA           |                                                  |
| Operating Temperature                                      | -55  |      | 100  | °C           | Baseplate temperature                            |
| Storage Temperature                                        | -65  |      | 135  | °C           | acceptate temperature                            |
| INPUT CHARACTERISTICS                                      | 0.5  |      | 155  | <u> </u>     |                                                  |
| Input Voltage Range, Operating                             |      |      |      |              | See app section "Power Ratings"                  |
| Continuous                                                 | 100  |      | 140  | Vrms L-N     | 173 to 242 Vrms L-L                              |
| Transient (≤ 1 s)                                          | 60   |      | 180  | Vrms L-N     | 104 to 312 Vrms L-L                              |
| Input Overvoltage Protection (Between any two line inputs) | 485  | 500  | 100  | Vpk L-L      | Threshold levels guaranteed by design            |
| Operating Input Frequency                                  | 45   | 300  | 800  | Hz           | Threshold levels guaranteed by design            |
| Source Inductance                                          | 73   |      | 2    | mH           | per Phase                                        |
| Recommended Operating Range with Line Imbalance            |      |      |      | 11111        | per Filase                                       |
| Amplitude Imbalance                                        |      |      | 5    | Vrms L-N     |                                                  |
|                                                            |      |      | 5    |              |                                                  |
| Phase Imbalance                                            |      |      | 5    | deg          | Warring and DATTLE CHOPT his to go high          |
| Thresholds for Phase Drop Warning & Shutdown               |      | 27   |      | Maria - I NI | Warning causes BATTLE SHORT pin to go high       |
| Amplitude Imbalance                                        |      | 37   |      | Vrms L-N     | 0.25s shutdown delay                             |
| Phase Imbalance                                            |      | 18   | _ \  | deg          |                                                  |
| Inrush of AC Input Current                                 |      |      | 5    | Α            | Output cap is charged later during startup ramp  |
| Power Factor                                               |      | 0.99 |      |              |                                                  |
| Reactive Power (per phase)                                 |      |      |      |              | See note 1. Scales with AC line frequency.       |
| 400 Hz, Zero load or Disabled;                             |      | 45   |      | VAR          | Leading                                          |
| 400 Hz, Pout > 200 W                                       |      | 0    |      | VAR          | See app section "Reactive Power at Fundamental"  |
| Total Harmonic Distortion of AC Input Current              |      | 1.5  | 2.5  | %            | Full load (see Figure 4 for data vs. load)       |
| Enabled AC Input Power, No Load (sum of phases)            |      |      |      |              |                                                  |
| 400Hz                                                      |      | 16   |      | W            |                                                  |
| 60Hz                                                       |      | 14   |      | W            |                                                  |
| Disabled AC Input Power (sum of phases)                    |      |      |      |              |                                                  |
| 400Hz                                                      |      | 6    |      | W            |                                                  |
| 60Hz                                                       |      | 4    |      | W            |                                                  |
| Input Current Imbalance                                    |      |      | ±1   | %            |                                                  |
| Maximum Input Current (per phase)                          |      |      | 3    | Arms         | Provided for rating of circuit / fuse            |
| ISOLATED OUTPUT CHARACTERISTICS                            |      |      |      |              |                                                  |
| Output Steady-State Voltage                                | 11.5 | 12.0 | 12.5 | V            | Zero Load                                        |
| Output Voltage Droop                                       |      |      |      |              |                                                  |
| Regulated Model                                            |      | 0    |      | V            | Full Load, see Figure 9                          |
| Droop Model                                                |      | -0.8 |      | V            | Full Load, see Figure 9                          |
| Operating Output Current Range                             | 0    | 0.0  | 60   | A            | Subject to thermal derating                      |
| Output Current Limit                                       | Ŭ    |      | 82   | A            | busjeet to thermal deruting                      |
| Output Steady-State Voltage Ripple                         |      |      | 60   | mVrms        | With minimum +VOUT capacitance and balanced line |
| Recommended Output Capacitance                             | 8    |      | 200  | mF           | Use R    D for additional cap                    |
| Output Over-Voltage Limit Threshold (Full Temp Range)      | 13.2 |      | 16.8 | V            | Not tested, guaranteed by design                 |
| EFFICIENCY                                                 | 13.2 | ľ    | 10.0 | V            | Not tested, guaranteed by design                 |
| 100% Load (750W)                                           |      | 92.0 |      | %            | 400 Hz (0.3% higher at 60 Hz)                    |
|                                                            |      | 92.5 |      | %            |                                                  |
| 50% Load (375W)                                            |      | 92.5 |      | 70           | 400 Hz (0.5% higher at 60 Hz)                    |
| DYNAMIC CHARACTERISTICS                                    |      |      |      |              |                                                  |
| Turn-On Transient                                          |      |      |      |              |                                                  |
| Startup Delay Time                                         |      | 45   |      | ms           | From PFC ENA to 10% nominal VOUT, see Figure 20  |
| Total Turn-On Time                                         |      | 500  |      | ms           | From PFC ENA to DC GOOD, see Figure 20           |
| VOUT Overshoot                                             |      |      | 1    | %            |                                                  |
| Auto-Restart Time                                          |      | 1    |      | s            | See "Protection Features" in application section |
|                                                            |      |      |      |              |                                                  |

Note 1: Includes contribution from MACF-115-3PH-UNV-QG EMI filter



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

# MPFIC-115-3PH-12x-FT Electrical Characteristics (continued)

Operating Conditions: 115 Vrms L-N (199 Vrms L-L) 3-Phase 400 Hz; 720W output; baseplate temperature=25 °C; output capacitance=8mF unless otherwise noted. Full operating baseplate temperature range is -55 °C to +100 °C. Specifications subject to change without notice.

| Parameter                                                                       | Min. | Тур.      | Max. | Units    | Notes & Conditions                                  |
|---------------------------------------------------------------------------------|------|-----------|------|----------|-----------------------------------------------------|
| EATURE CHARACTERISTICS                                                          |      |           |      |          |                                                     |
| SERIAL IN                                                                       |      |           |      |          |                                                     |
| Idle / Stop State Input Voltage                                                 | 2.4  |           |      | V        |                                                     |
| Zero / Start State Input Voltage                                                |      |           | 0.8  | V        |                                                     |
| Internal Pull-Up Voltage                                                        |      | 3.3       | 0.0  | V        |                                                     |
| Internal Pull-Up Resistance                                                     |      | 10        |      | kΩ       |                                                     |
|                                                                                 |      | 10        |      | KSZ      |                                                     |
| SERIAL OUT                                                                      | 2.0  | 0.4       |      |          |                                                     |
| Idle / Stop State Output Voltage                                                | 2.9  | 3.1       | _    | V        | 4 mA source current                                 |
| Zero / Start State Output Voltage                                               |      | 0.2       | 0.4  | V        | 4 mA sink current                                   |
| AC GOOD (positive logic)                                                        |      |           |      |          | Startup inhibited until AC GOOD output high         |
| Input Voltage Low Threshold                                                     | 90   | 95        | 100  | Vrms L-N | AC GOOD low below this threshold                    |
| Input Voltage High Threshold                                                    | 145  | 150       | 155  | Vrms L-N | AC GOOD low above this threshold                    |
| Hysteresis of Input Voltage Thresholds                                          |      | 1         |      | Vrms L-N | Raises low threshold and lowers high threshold      |
| Line Frequency Low Treshold                                                     | 43   | 45        | 47   | Hz       | AC GOOD low below this threshold                    |
| Line Frequency High Threshold                                                   | 860  | 900       | 940  | Hz       | AC GOOD low above this threshold                    |
| Hysteresis of Line Frequency Tresholds                                          |      | 0         |      | Hz       |                                                     |
| Low State Output Voltage                                                        |      | 0.2       | 0.4  | V        | 2 mA sink current                                   |
| Internal Pull-Up Voltage                                                        |      | 3.3       | 011  | V        | 2 His Court Care                                    |
| Internal Pull-Up Resistance                                                     |      | 10        |      | kΩ       |                                                     |
| DC GOOD (positive logic)                                                        |      | 10        |      | V75      | DC Power Good output                                |
|                                                                                 |      | 10.5      |      | \/       |                                                     |
| Rising threshold                                                                |      | 10.5      |      | V        | DC GOOD high above this threshold                   |
| Falling threshold                                                               |      | 8         |      | V        | DC GOOD low below this threshold                    |
| Low State Output Voltage                                                        |      | 0.2       | 0.4  | V        | 2 mA sink current                                   |
| Internal Pull-Up Voltage                                                        |      | 3.3       |      | V        |                                                     |
| Internal Pull-Up Resistance                                                     |      | 10        |      | kΩ       |                                                     |
| PFC ENA (negative logic)                                                        |      |           |      |          | PFC enable input (pull low to enable unit)          |
| Off State Input Voltage                                                         | 2.4  |           |      | V        | , ,                                                 |
| On State Input Voltage                                                          |      |           | 0.8  | V        |                                                     |
| Internal Pull-Up Voltage                                                        |      | 3.3       |      | V        |                                                     |
| Internal Pull-Up Resistance                                                     |      | 10        |      | kΩ       |                                                     |
| BATTLE SHORT (negative logic)                                                   |      | 10        |      | NGE .    | Battle short input (pull low to disable protection) |
| Normal State Input Voltage                                                      | 2.4  |           |      | V        | battle short input (pair low to disable protection) |
|                                                                                 | 2.4  |           | 0.8  | V        |                                                     |
| Protection-Disabled State Input Voltage                                         |      | 2.2       | 0.0  | -        |                                                     |
| Internal Pull-Up Voltage                                                        |      | 3.3       |      | V        |                                                     |
| Internal Pull-Up Resistance                                                     |      | 10        |      | kΩ       |                                                     |
| 3.3V AUX                                                                        |      |           |      |          | 3.3 V output always on regardless of PFC ENA state  |
| Output Voltage Range                                                            | 3.19 | 3.30      | 3.43 | V        | Over line, load, temp, and life                     |
| Source Current                                                                  |      |           | 100  | mA       |                                                     |
| SYNC OUT                                                                        |      |           |      |          | Synchronization output at switching frequency       |
| High State Output Voltage                                                       | 2.9  | 3.1       |      | V        | 4 mA source current                                 |
| Low State Output Voltage                                                        |      | 0.2       | 0.4  | V        | 4 mA sink current                                   |
| Switching Frequency                                                             | 190  | 196.5     | 203  | kHz      | Over temp and life                                  |
| SOLATION CHARACTERISTICS                                                        | 250  | 25015     | 200  | 10.12    |                                                     |
| Any pin to Baseplate                                                            |      |           | 2150 | Vdc      | Basic Isolation                                     |
| Pins 2, 3, & 4 to Pins 7 & 9                                                    |      |           | 4250 | Vdc      | Reinforced Isolation                                |
|                                                                                 |      |           | 4250 |          | Reinforced Isolation                                |
| Pins 2, 3, & 4 to Isolated Control Pins                                         |      |           | 4250 | Vdc      | Reinforced Isolation                                |
| Capacitance                                                                     |      |           |      | -        |                                                     |
| Pins 2, 3, & 4 to Baseplate                                                     |      | 1         |      | nF       |                                                     |
| Pins 2, 3, & 4 to Pins 7 & 9                                                    |      | 1         |      | nF       |                                                     |
| solation Resistance                                                             |      | 100       |      | MΩ       |                                                     |
| EMPERATURE LIMITS FOR POWER DERATING CURVES                                     |      |           |      |          |                                                     |
| Semiconductor Junction Temperature                                              |      |           | 125  | °C       |                                                     |
| Board Temperature                                                               |      |           | 125  | °C       |                                                     |
| ransformer Temperature                                                          |      |           | 125  | °C       |                                                     |
| Maximum Baseplate Temperature, Tb                                               |      |           | 100  | °C       |                                                     |
| Over-Temperature Protection                                                     |      |           | 100  | Č        | Measured at surface of internal PCB                 |
| Disable Threshold                                                               |      | 125       |      | °C       | Picasarea at surface of internal PCD                |
|                                                                                 |      | 125       |      |          | Warning causes PATTLE CHORT win to see high         |
| Warning Threshold                                                               |      | 120       |      | °C       | Warning causes BATTLE SHORT pin to go high          |
| Enable Threshold                                                                |      | 120       |      | °C       |                                                     |
| RELIABILITY CHARACTERISTICS                                                     |      |           |      |          |                                                     |
|                                                                                 |      | I F40     |      | 103 Hrs. | Ground Benign, Tb = 70 °C                           |
| Calculated MTBF (MIL-217) MIL-HDBK-217F Calculated MTBF (MIL-217) MIL-HDBK-217F |      | 549<br>85 |      | 10 Hrs.  | Ground Mobile, Tb = 70 °C                           |

Input: 3Ф 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

## **Mil-COTS Qualification**

| Test Name                                                                | <b>Details</b>                                                                                   | # Tested<br>(# Failed) | Consistent with MIL-STD-883F Method |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------|-------------------------------------|
| Life Testing                                                             | Visual, mechanical and electrical testing before, during and after 1000 hour burn-in @ full load |                        | Method 1005.8                       |
| Shock-Vibration                                                          | Visual, mechanical and electrical testing before, during and after shock and vibration tests     |                        | MIL-STD-202,<br>Methods 201A & 213B |
| Humidity                                                                 | +85 °C, 95% RH, 1000 hours, 2 minutes on / 6 hours off                                           | 8<br>(0)               | Method 1004.7                       |
| Temperature<br>Cycling                                                   | 500 cycles of -55 °C to +100 °C<br>(30 minute dwell at each temperature)                         | 10<br>(0)              | Method 1010.8, Condition A          |
| Solderability                                                            | 15 pins                                                                                          | 15<br>(0)              | Method 2003                         |
| -65 °C to +110 °C across full line and load specifications in 5 °C steps |                                                                                                  | 7<br>(0)               |                                     |
| Altitude                                                                 | 70,000 feet (21 km), see Note                                                                    | 2 (0)                  |                                     |

Note: A conductive cooling design is generally needed for high altitude applications because of naturally poor convective cooling at rare atmospheres.

Mil-COTS MIL-STD-810G Qualification Testing

| Mil-cots Mil-std- Qualification Testing |                         |                                                                                        |  |  |  |  |
|-----------------------------------------|-------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| MIL-STD-810G Test                       | Method                  | Description                                                                            |  |  |  |  |
| Fungus                                  | 508.6                   | Table 508.6-I                                                                          |  |  |  |  |
| Altitude                                | 500.5 - Procedure I     | Storage: 70,000 ft / 2 hr duration                                                     |  |  |  |  |
| Aititude                                | 500.5 - Procedure II    | Operating: 70,000 ft / 2 hr duration; Ambient Temperature                              |  |  |  |  |
| <b>Rapid Decompression</b>              | 500.5 - Procedure III   | Storage: 8,000 ft to 40,000 ft                                                         |  |  |  |  |
| Acceleration                            | 513.6 - Procedure II    | Operating: 15 g                                                                        |  |  |  |  |
| Salt Fog                                | 509.5                   | Storage                                                                                |  |  |  |  |
| High Temperature                        | 501.5 - Procedure I     | Storage: 135 °C / 3 hrs                                                                |  |  |  |  |
| nigii reiliperature                     | 501.5 - Procedure II    | Operating: 100 °C / 3 hrs                                                              |  |  |  |  |
| Low Temperature                         | 502.5 - Procedure I     | Storage: -65 °C / 4 hrs                                                                |  |  |  |  |
| Low remperature                         | 502.5 - Procedure II    | Operating: -55 °C / 3 hrs                                                              |  |  |  |  |
| Temperature Shock                       | 503.5 - Procedure I - C | Storage: -65 °C to 135 °C; 12 cycles                                                   |  |  |  |  |
| Rain                                    | 506.5 - Procedure I     | Wind Blown Rain                                                                        |  |  |  |  |
| Immersion                               | 512.5 - Procedure I     | Non-Operating                                                                          |  |  |  |  |
| Humidity                                | 507.5 - Procedure II    | Aggravated cycle @ 95% RH (Figure 507.5-7 aggravated temp - humidity cycle, 15 cycles) |  |  |  |  |
| Random Vibration                        | 514.6 - Procedure I     | 10 - 2000 Hz, PSD level of 1.5 $g^2/Hz$ (54.6 $g_{ms}$ ), duration = 1 hr/axis         |  |  |  |  |
| Shock                                   | 516.6 - Procedure I     | 20 g peak, 11 ms, Functional Shock (Operating no load) (saw tooth)                     |  |  |  |  |
| SHOCK                                   | 516.6 - Procedure VI    | Bench Handling Shock                                                                   |  |  |  |  |
| Sinusoidal vibration                    | 514.6 - Category 14     | Rotary wing aircraft - helicopter, 4 hrs/axis, 20 g (sine sweep from 10 - 500 Hz)      |  |  |  |  |
| Sand and Dust                           | 510.5 - Procedure I     | Blowing Dust                                                                           |  |  |  |  |
| Sanu anu Dust                           | 510.5 - Procedure II    | Blowing Sand                                                                           |  |  |  |  |

# Mil-COTS Converter and Filter Screening

| Screening                               | Process Description                                  | S-Grade           | M-Grade                 |
|-----------------------------------------|------------------------------------------------------|-------------------|-------------------------|
| Baseplate Operating Temperature         |                                                      | -55 °C to +100 °C | -55 °C to +100 °C       |
| Storage Temperature                     |                                                      | -65 °C to +135 °C | -65 °C to +135 °C       |
| Pre-Cap Inspection IPC-A-610, Class III |                                                      | •                 | •                       |
| Temperature Cycling                     | MIL-STD-883F, Method 1010,<br>Condition B, 10 Cycles |                   | •                       |
| Burn-In 100 °C Baseplate                |                                                      | 12 Hours          | 96 Hours                |
| Final Electrical Test 100%              |                                                      | 25 °C             | -55 °C, +25 °C, +100 °C |
| Final Visual Inspection                 | MIL-STD-883F, Method 2009                            | •                 | •                       |



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

## POWER TOPOLOGY OVERVIEW

As seen in Figure A on page 2, this PFC rectifier takes nominal 115 Vrms (L-N) / 199 Vrms (L-L) 3-phase delta AC at its LINE A/B/C inputs, and uses an active-PFC buck converter and a Bus Converter to create a regulated isolated DC output. This is a true 3-phase rectifier topology, as opposed to a composite of three single-phase rectifiers. A boost converter between the active PFC and the bus converter's input supports the output during input line sags and brownouts

The term "line-to-neutral (L-N) voltage" is used in this document even though this converter does not utilize a neutral wire. If a neutral wire is present in the application, it should not be connected to the PFC.

# PERFORMANCE

## Efficiency and Power Dissipation

The efficiency of the converter at 115VAC is shown in Figure 1, the corresponding power dissipation is shown in Figure 2, and variance over temperature is shown in Figure 3.



Figure 1: Efficiency vs. output power. Input: 3-phase 115 Vrms (L-N). Baseplate temperature: 30 °C.



Figure 2: Power dissipation vs. output power. Input: 3-phase 115 Vrms (L-N). Baseplate temperature: 30 °C.



Figure 3: Power dissipation vs. baseplate temperature. Load applied at +VOUT. Input: 3-phase 115 Vrms (L-N).

## **Input Current Distortion**

Legacy diode rectifier solutions typically use bulky magnetics, while having relatively high distortion at line harmonics. In contrast, this modern PFC rectifier switches at high frequency, providing for very low distortion while using small and light internal magnetics. Active current control yields low harmonic content and well-balanced phase currents, even with phase and/or amplitude imbalance on the line inputs.

Input current harmonic content is minimal above 25% of full rated output power, increasing somewhat at light loads due to buck converter discontinuous mode operation (see Figure 4). Input current THD will increase with higher input voltage.



# MPFIC-115-3PH-12x-FT Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W



Figure 4: Input Current THD over full load range at 115 Vrms (L-N). Includes external input filter module, part number MACF-115-3PH-UNV-QG.

#### Reactive Power at Fundamental

Line capacitance is necessarily integral to the input EMI filter circuitry, which is divided between internal filtering and the external MACF-115-3PH-UNV-QG input filter module. Total leading reactive power (including that of the external input filter module) is approximately 45 VAR per phase at 400 Hz. At all but light loads, however, the PFC actively draws currents that lag input voltage slightly – to cancel the VAR of all the input filter capacitors. This can be seen directly in Figure 5, where, even at 400Hz, at 25% load and above, the input current is completely in phase with the applied input voltage. Only below 25% load is the leading current due to the filter capacitors seen. Figure 6 shows leading power factor as a function of output power at both 60Hz and 400Hz.



Figure 5: Typical 400 Hz input current waveforms (only Phase A shown); includes MACF-115-3PH-UNV-QG external input filter module.



Figure 6: Input leading power factor as a function of operating power level; includes MACF-115-3PH-UNV-QG external input filter module.

## POWER CIRCUITRY OVERVIEW

## **Inrush and Startup**

Only a small amount of EMI capacitance resides before the main switches. The PFC buck topology affords excellent control over startup current. Even very large holdup capacitors can be charged gracefully with an actively controlled current limit (see Figure 7).



Figure 7: Full-Load (Resistive) startup into 200mF, (for clarity, only Phase A of the input voltage and current are shown).

Startup will only proceed after the AC GOOD signal is high. The unit will turn on when all three of the following conditions are met:

- 1) the PFC ENA pin is pulled low
- 2) the input voltage is 100 Vrms (L-N) 140 Vrms (L-N)
- 3) the input frequency is 45 Hz 800 Hz

## **Line Transients**

The input stage blocks even severe line transients from reaching the output, allowing generous headroom above typical operating input voltage levels.

## Line Frequency and Phase Rotation

The PFC does not use an internal phase-locked loop, allowing seamless fast input frequency transients over the full  $45~\mathrm{Hz}-800~\mathrm{Hz}$  operating range.

The unit operates equally well with either ABC or CBA input voltage phase rotation.

## **AC Line Brownouts**

The PFC can regulate its output indefinitely over the continuous operating range of 100 < Vin < 140 Vrms. When Vin dips below 100 Vrms, an internal boost converter runs briefly to keep the output in regulation. The boost can run for a few seconds (the actual time is determined by line voltage, load, and temperature) after which it is disabled and the output voltage falls to the steady-state value. This behavior is illustrated in Figure 8.



Figure 8: Full Load Output Voltage (Droop model) during Line Brownouts

# **VOUT Regulation and Droop**

The MPFIC-115-3PH-12x-FT converter is available with two output voltage control choices: Regulated (x=R), and Droop (x=D). The regulated model is intended for standalone applications where tight control of the nominal voltage is desired. The Droop model is intended for sharing applications. In both, the output is tightly regulated at no-load, but in the droop model, the output voltage is programmed to decrease with increased load current (see Figure 9).

To maintain low distortion and harmonic content of the input currents, however, the regulation response of the both models is intentionally quite slow; the recovery time constant from load transient is about 100 ms. Higher-speed load transients must be handled by output capacitance and downstream converters. Figure 10 illustrates the devices' load transient responses.



Figure 9: Steady-State Output Voltage vs. Output Current characteristics for both Regulated and Controlled Droop models.



Figure 10: Responses to 25%-75%-25% Load Transient Steps: Cext=33mF, both Regulated and Droop models.

#### PARALLELING GUIDELINES

The droop version of the PFC modules includes several control features to facilitate paralleling. Up to 10 units may be paralleled with outputs directly connected. A typical application schematic for direct paralleling is shown in Figure B. Current sharing is achieved via the output voltage droop characteristic shown in Figure 9. This sharing method is inherently simple and robust: it is distributed (no master/slave), and involves no communication between units.

#### Reverse Power Flow

Because each switch in the PFC Rectifier is connected in series with a high-voltage diode, reverse power flow (from the device's output back into the AC input) is prevented. This

protection exists in all modes of operation: disabled, starting up, operating and shutting down – and it allows PFC units to be paralleled without the concern for backdrive or circulation currents.

## **Current Sharing Accuracy**

The output voltage is controlled to vary significantly as a computed function of measured current (see Figure 9). The voltage offset and gain is factory calibrated to minimize unit-to-unit variation. This calibration process results in good sharing accuracy: the output power of each unit typically matches the average power to within +/- 50 W. External output wiring resistances should be matched between units for optimum sharing performance.

## Features for Paralleling (Droop)

Several special features are included to facilitate paralleling:

- When connected between multiple units, START SYNC bus actively aligns the restart time between units following an event that causes units to enter hiccup-mode. For instance, when full load is applied, one or more units could experience overtemperature shutdown, causing the remaining units to engage current limit, and 50 ms later entering hiccup due to midbus under-voltage shutdown. When these units attempt to restart, they may not start because some units are still forced off due to high temperature and the remaining units cannot support full load. When all the units are cool enough to restart, the hiccup times between all units will probably not be aligned, so without START SYNC, the system may still not start. The START SYNC feature delays restart until all units are out of the hiccup state, so that all units will start up simultaneously.
- 2) The "E" serial port command automatically assigns a unique "Net Address" to each unit in the system. All units must be disabled at the time this command is issued. Each unit has a unique 120-bit number stored in ROM, which is encoded onto the START SYNC bus during this enumeration process. The resulting assigned "Net Address" may be used with a shared serial port to communicate individually to each unit in a paralleled system. The "Net Address" reverts to the default value of 'm' when power is cycled, so the enumeration command should be part of the system boot sequence.
- 3) The "N" serial port command optionally overrides the state of the PFC ENA input, allowing a unit to be forced on or off.
- 4) The Battle-Short function may be set via the serial port using the "n" command.

## Control Connections for Paralleling

The following are control signal wiring recommendations for a parallel system:

- 1) The CTL RETURN pins from multiple units should be connected together to provide a common control ground.
- 2) SERIAL IN and PFC ENA input pins may be wired in parallel.
- 3) AC GOOD and DC GOOD output pins may be wired in parallel.
- 4) START SYNC should be connected in parallel between all units in the system.
- 5) The 3.3V AUX outputs could also be paralleled, but total current drawn from 3.3VAUX should not exceed the 100 mA rating of a single unit.
- 6) SYNC OUT pins should not be connected between units: doing so would cause a logic output contention.
- 7) The SERIAL OUT signals may be combined using an external AND gate. Alternatively, a multi-drop bus may be formed by pulling the bus low when SERIAL OUT is low, and releasing the bus when SERIAL OUT is high, returning the bus to the idle state via a pull-up resistor. The time constant of this pull-up resistor along with any parasitic capacitance must be much shorter than the baud rate.
- BATTLE SHORT pins should not be interconnected between units. When not warning of an impending shutdown, the BATTLE SHORT pin is normally pulled low, and this could erroneously cause other units to enter the Battle-Short state. If the BATTLE SHORT protection-warning output function is used in a paralleled system, then individual signals should be combined using an OR gate. If the BATTLE SHORT protection-disable input function is used in a paralleled system, then either a separate pull-down transistor should be used for each unit, or the Battle-Short function may be accessed via the serial port. If a BATTLE SHORT pin is not used, it may be left open.

# Power Connections for Paralleling

The following are power wiring recommendations for a parallel system:

- 1) +VOUT and –VOUT may be wired directly in parallel.
- 2) The LINE A/B/C inputs should be wired in parallel upstream of their individual input filters. Do not wire individual EMI filters directly in parallel at both their inputs and their outputs.
- 3) Each PFC unit should have its own TVS bank located near the input pins.



Input: 3Ф 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

## **POWER RATINGS**

# Thermal Management

Advanced thermal management techniques are employed to create a very low thermal resistance from power devices to baseplate, while retaining SynQor's standard SMT construction and mechanically compliant potting compound. The maximum operating baseplate temperature is 100 °C. Refer to the thermal derating curve, Figure 11, to see the available output current at baseplate temperatures below 100 °C.



Figure 11: Maximum output current vs. baseplate temperature.

## Continuous Power Rating

Steady-state output power is rated to 720 W for input line voltages above 100 Vrms (L-N). This is based on a rated output current of 60 A, providing design margin against the (maximum) 82A current limit specification. As the steady-state output voltage is reduced for input line voltages below 100 Vrms (see Figure 8), the current rating and limits remain constant. Thus the power rating is reduced proportionately as shown in Figure 12.



Figure 12: Steady-state rated and limit output power vs. AC line voltage.

Note that if the PFC output is driving DC-DC converters that exhibit constant-power characteristic at their inputs, the output voltage will collapse if the PFC's current limit is reached. The collapse rate would be governed by the external output capacitance value. It is therefore recommended to operate the converter at or below rated power in steady state, approaching current limit only during transient events.

## POWER INTERRUPTS AND HOLDUP

Many systems need to operate through brief interruptions of AC input power. External capacitors placed at +VOUT can be used to maintain power flow to critical loads during these input power interruptions.

# Holdup Capacitor Value

During a AC dropout of a given duration, the load is supplied from the bulk cap. The dropout is characterized by its energy.

$$E_{holdup} = P_{out} \cdot t_{drop}$$

where:

 $P_{out}$  is the output power during the holdup event  $t_{drop}$  is the duration of the input power interruption

Based on this energy requirement, the holdup capacitor value is

$$C_{holdup} > \frac{2 \cdot E_{holdup}}{\left(V_S^2 - V_f^2\right)}$$

where:

 $V_s$  is the initial holdup capacitor voltage immediately before the input power interruption

 $V_f$  is the minimum capacitor voltage during the transient

 $V_f$  should be chosen to be above the minimum acceptable voltage for the loads attached.

The required value for C can become quite large if the PFC's entire load is to be maintained through long dropouts. In this case it may be valuable to partition the load into portions that need to be maintained and other portions that can be briefly interrupted.

## **External Capacitor Selection**

Capacitors connected externally at +VOUT, the rating should be higher than the output voltage of the module used. Standard aluminum electrolytic capacitors have several significant drawbacks:

- 1) Narrow temperature ratings
- 2) Relatively high ESR at room temperature
- 3) Very high ESR at low temperature
- 4) Poor reliability at high temperature

Conductive polymer solid electrolytic capacitors solve all four of these problems at the expense of somewhat lower energy density:

- 1) Rated for full -55 °C to 125 °C temperature range
- 2) Good ESR at room temperature
- 3) Rated to maintain good ESR at low temperature
- 4) Much better reliability

## PROTECTION FEATURES

## Over-Temperature Shutdown

An internal sensor monitors the temperature of the PFC's PCB. If the sensor value exceeds 115 °C the  $\overline{BATTLE}$  SHORT pin is released; if it exceeds 125 °C the unit will disable itself. At full-rated power this corresponds to a baseplate temperature of  $\approx$ 110 °C (higher at reduced load). The OTP shutdown can be disabled by externally holding the  $\overline{BATTLE}$  SHORT pin low. When the internal temperature cools below 115 °C,  $\overline{BATTLE}$  SHORT is internally driven low again and the PFC restarts automatically. See also the description of the  $\overline{BATTLE}$  SHORT pin.

# Input Phase Imbalance Shutdown

If the 3-phase AC input voltage should become excessively imbalanced (more than 35 Vrms amplitude or 18° angle imbalance), AC GOOD will be de asserted and BATTLE SHORT pin will be released. Input phase drop events also appear as excessive imbalance. The PFC will attempt to maintain power flow during this imbalance for 0.25 seconds before shutting down to protect itself, the load, and/or the source. This shutdown can be disabled by externally holding the BATTLE SHORT pin low. When the AC line voltage returns to normal limits, BATTLE SHORT will be internally driven low again and the PFC will restart automatically. See also the description of the BATTLE SHORT pin.

## Short Circuit Current Limit

In most overload conditions, the linear output current limit is sufficient to protect the unit. A backup "short-circuit current limit" circuit, however, handles severe input transients or output short-circuit events. Redundant current sense resistors and comparators are connected in series with both the positive and negative sides of the buck PFC stage, set to trip well above the linear current limit threshold. When this backup protection is activated, the unit will respond by turning off all power flow from the input for approximately 200  $\mu s$ , after which normal operation resumes immediately.

## Input Over-Voltage Protection

If the instantaneous voltage between any two line inputs goes above the threshold of 500 V (L-L), then all power flow from the input will be interrupted, resuming 1 ms after the input voltage falls again below the same threshold. (Voltage spikes shorter than 80  $\mu s$  may not trigger this protection response.) During an interruption, the output voltage will fall at a rate determined by capacitance and load current.

## Input Under-Voltage Shutdown

The input voltage must be above 100 Vrms (L-N) to activate AC GOOD and allow the unit to start up. If the input voltage subsequently drops below 50 Vrms (L-N) for more than 1 second the unit will shut down. The unit will stay off for at least 1 second.

# **Output Over-Voltage Protection**

A redundant hardware over-voltage protection circuit will momentarily disable the PFC if the output ever rises more than 10% above its nominal value. The unit resumes normal operation immediately after the output voltage returns below this threshold.

# Output Under-Voltage Shutdown

Should the action of the current limit reduce the output voltage to less than 25% of nominal for more than 150 ms, the unit will assume a sustained overload and will shut down. Auto-restart will occur after 1 second. This feature is also present during startup and thus serves to limit energy delivered into a shorted output.

## **EMI RECOMMENDATIONS**

## Input Filtering

As shown in Figure A, it is recommended to pair the PFC module with the separately available MACF-115-3PH-UNV-QG quarter brick 3-phase AC input filter module.



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

# **Conducted Emissions Measurements**

The MPFIC-115-3PH-28R-FT, 28 V PFC module paired with an MACF-115-3PH-UNV-QG, 3-Phase AC input line filter was demonstrated to pass MIL-STD-461 CE101 and CE102 requirements as part of testing at an independent laboratory. Key measurements are presented below; the full test report is available from SynQor.



Figure 13: CE101 data at 400 Hz, 750 W output power (Phase A)



Figure 14: CE101 data at 400 Hz, 750 W output power (Phase B)



Figure 15: CE101 data at 400 Hz, 750 W output power (Phase C)



Figure 16: CE102 data at 400 Hz, 750 W output power (Phase A)



Figure 17: CE102 data at 400 Hz, 750 W output power (Phase B)



Figure 18: CE102 data at 400 Hz, 750 W output power (Phase C)

## **Input Protection**

The input stage implemented in this module offers far better immunity from input surges than a traditional boost topology. In a traditional boost PFC, there is no mechanism to limit



current flow directly from input to output during operation, so for long duration surges, the current becomes very large and results in permanent destruction. In contrast, the buck PFC input stage used in this module is able to interrupt current flow during a voltage surge which dramatically lowers device stresses

The PFC input lines, however, must be protected from spikes which might exceed their 575 Vpk (L-L) absolute-maximum rating. It is recommended to add external protection devices directly between the three pairs of PFC line input pins. Figure A shows an example input protection circuit consisting of clamping devices connected line-line in a "delta" configuration, one set before and one set after the external MACF-115-3PH-UNV-QG input filter module. The set of Metal Oxide Varistors (MOVs) upstream of the filter prevent local arcing during a surge event due to input wiring inductance. These MOVs have a "soft" breakdown characteristic: at high currents they will clamp at a relatively high voltage. The set of special TVS devices downstream of the filter module have far superior characteristics. These AK3-430C devices made by Littlefuse (or equivalent Bourns PTVS-430C-TH) have superb clamping voltage: even at high currents they hold the input voltage below the 575 Vpk (L-L) absolute maximum specification of the PFC module. These devices also have high energy capability: whereas standard TVS devices have a relatively small die, the AK3 series parts have many large dies stacked on top of each other. This allows the AK3 to withstand very high energy repetitive transients without damage. Protection devices in the end user application should be tailored to the expected surge requirements. Fuses rated for 10 A are recommended in series with each input line, located upstream of the MOVs.

## **Baseplate Electrical Connection**

All circuitry in the PFC module is electrically isolated from the baseplate with a multi-layer solid insulator. This isolation barrier meets basic insulation requirements and is 100% hi-pot tested in production to 1500 Vrms. The baseplate and corner mounting posts may therefore be connected to protective earth ground in the application circuit. Maintain adequate clearance from all external circuitry to the four corner mounting posts, which are electrically connected to the baseplate.

## Safety Notes

The PFC provides reinforced isolation across its input and output terminal pins. Care must be taken to avoid contact with primary-side voltages, as well as with the AC source voltage.

The MPFIC must have a current limiting device. The Technical Application diagrams show fuses used in series with the AC source.

## **CONTROL PINS**

## START SYNC (Pin A1)

Pin A1 is designated as START SYNC, and is only implemented on the Droop model. This pin is not used on the Regulated-output model and should be left floating when not used. In paralleled applications, connect START SYNC between multiple units to synchronize restart after a fault condition. Internal interface circuitry is shown in Figure 23.

## CTL RETURN (Pin A2)

CTL RETURN serves as the ground reference for all control signals. 3 kV of reinforced isolation is provided between all control pins and the power pins. CTL RETURN may be externally connected to any of the power pins, attached to an application circuit, or left floating.

## SERIAL IN (Pin A3)

A wide variety of operating parameters (voltages, currents, temperatures) may be accessed via the built-in full-duplex asynchronous serial interface. Commands may be transferred to the internal DSP via the SERIAL IN pin at 9600 baud (8N1 – 8 data bits, no parity, 1 stop bit). A 'start' or 'zero' bit is encoded as a logic low. The internal baud rate will be exactly 20.48 times slower than the SYNC OUT frequency. The tolerance of both frequencies is better than +/- 2%. The frequency tolerance of the external interface circuit should also be better than +/- 2% accuracy to ensure that the last bit of incoming serial data arrives within the proper frame time. Alternatively, the SYNC OUT signal may be used to continuously calibrate the baud rate of the external interface circuit, allowing the use of a less accurate oscillator.

The SERIAL IN pin may be left open if unused, and will be internally pulled up to 3.3V AUX, corresponding to the 'idle' or 'stop' state. Internal circuitry is shown in Figure 19. Direct connection may be made to an external microcontroller, but an external transceiver IC is required to shift levels and polarity to drive from a standard RS-232 port (see evaluation board schematic). See the separate "SynQor 3-Phase Input PFC Serial Interface" companion document for detailed command syntax (available at <a href="https://www.synqor.com//3-Phase Input PFC Serial Interface.">www.synqor.com//3-Phase Input PFC Serial Interface.</a>).



Figure 19: Internal circuitry for SERIAL IN pin.



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

## SERIAL OUT (Pin A4)

A response to each command is sent via the SERIAL OUT pin at 9600 baud (8N1 – 8 data bits, no parity, 1 stop bit). The output is low for a 'start' or 'zero' bit. When not transmitting, the output is high, corresponding to the 'idle' or 'stop' state. Internal circuitry is shown in Figure 24. Direct connection may be made to an external microcontroller, but an external transceiver IC is required to shift levels and polarity to drive a standard RS-232 port (see evaluation board schematic). See the separate "SynQor 3-Phase Input PFC Serial Interface" companion document for detailed command syntax (available at <a href="https://www.synqor.com//3-Phase Input PFC Serial Interface.">www.synqor.com//3-Phase Input PFC Serial Interface.</a>).

## AC GOOD (Pin A5)

The unit will not turn on until the positive-logic AC GOOD output is high, typically for line inputs between 96 Vrms (L-N) and 148 Vrms (L-N). When the unit is already running, the AC GOOD output will typically transition low when the input voltage (at the PFC input pins) goes below 95 Vrms (L-N) or above 149 Vrms (L-N). Instantaneous line-to-line voltage measurements are used, so these voltage thresholds will be affected by imbalance in line phase and/or amplitude.

AC GOOD also responds to input line frequency. If the input line frequency goes below 45 Hz or above 900 Hz, AC GOOD will transition low.

AC GOOD generally only serves as a power interruption warning: the unit will continue to run if AC GOOD transitions low, the only exception being an excessive input phase imbalance. During the imbalance, the PFC will attempt to maintain power flow for 0.25 seconds before shutting down to protect itself, the load, and/or the source, unless this function is overridden by BATTLE SHORT (see "Input Phase Imbalance Shutdown" section).

The response time of AC GOOD to an input power interruption is less than 1 ms at 400 Hz and less than 5 ms at 60 Hz. AC GOOD will return to its normal high state 20 ms after the line voltage recovers. Internal interface circuitry is shown in Figure 21.

# DC GOOD (Pin A6)

During startup the positive-logic DC GOOD output will remain low until +VOUT crosses the rising threshold value (see Figure 20). The falling threshold is significantly lower, such that DC GOOD will usually remain high during an input power interruption. Therefore, DC GOOD is typically used to indicate successful startup, whereas AC GOOD is used to warn of an input power interruption. The typical DC GOOD response time is less than 1 ms. Internal interface circuitry is shown in Figure 21.



Figure 20: Timing from PFC ENA to startup and DC GOOD, VinA and IinA also shown for reference.



Figure 21: Internal circuitry for AC GOOD and DC GOOD pins.

# PFC ENA (Pin A7)

The  $\overline{PFC}$  ENA pin must be brought low to enable the unit. A 10.0 k $\Omega$  pull-up resistor is connected internally to 3.3V AUX. Therefore, if all control pins are left floating, the unit will be disabled. The delay from enable to the beginning of the startup ramp is typically 30 ms (see Figure 20). Internal interface circuitry is shown in Figure 22.



Figure 22: Internal circuitry for **PFC ENA** pin.

# BATTLE SHORT (Pin A8)

The  $\overline{BATTLE}$  SHORT pin, see Figure 23, is both an input and an open drain output, pulled to 3.3V AUX through  $10k\Omega$ . Under all normal operating conditions the PFC drives/holds the  $\overline{BATTLE}$  SHORT pin low. The user can read this low level as an indication of normality.

If, however, the unit warms to within 10°C of Over Temperature Shutdown, or senses excessive phase imbalance



(including a phase dropout), the BATTLE SHORT pin is released. Undriven, the pin will be pulled to 3.3V AUX and the user can read this high level as an indication of impending shutdown. If the unit continues to warm, or if the phase imbalance persists for more than 250ms, the module will read the BATTLE SHORT pin level. If it is high, the unit will shut down to protect itself. If, on the other hand, the BATTLE SHORT pin is externally held low when read, the module will continue to operate, potentially to destruction.

If BATTLE SHORT action is always desired, the pin can simply be externally tied low.



Figure 23: Internal circuitry for  $\overline{BATTLE\ SHORT}$  and START SYNC pins.

## 3.3V AUX (Pin A9)

The 3.3V AUX supply (relative to CTL RETURN) can source up to 100 mA to power user loads. This independent supply is always energized whenever AC input voltage is present. In addition, during AC Line interruptions, this supply runs from energy stored in external bulk capacitance at VOUT (providing that the PFC was operating prior to the line interruption and that the voltage at VOUT remains >50% of nominal until AC power returns).

If unused, the 3.3V AUX output should be left open.

## SYNC OUT (Pin A10)

The SYNC OUT pin generates a continuous series of pulses at the main switching frequency. The buck and boost converters are synchronized and switch at the same frequency. The SYNC OUT pin may be left open if not used. Internal interface circuitry is shown in Figure 24.



Figure 24: Internal circuitry for SYNC OUT and SERIAL OUT pins.

MPFIC-115-3PH-12x-FT

**Input: 3 4 115** Vrms (L-N)

Output: 12 Vdc Power: 720W



Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W





#### NOTES:

- 1. APPLIED TORQUE PER M3 SCREW SHOULD NOT EXCEED 6 in-lb (0.7 Nm)
- 2. BASEPLATE FLATNESS TOLERANCE IS 0.010'' (0.25~mm) TIR FOR SURFACE.
- 3. PINS 2-4, AND 7, AND 9 ARE 0.080" (2.03 mm) DIA. WITH 0.125" (3.18 mm) DIA. STANDOFF SHOULDERS MATERIAL: COPPER ALLOY. FINISH: MATTE TIN OVER NICKEL PLATE.
- PINS A1-A10 ARE 0.020" X 0.020" (0.51mm X 0.51mm)
   MATERIAL: PHOSPHOR BRONZE, FINISH: GOLD FLASH OVER NICKEL UNDERPLATING.
- 5. THREADED OR NON-THREADED OPTIONS AVAILABLE
- 6. UNDIMENSIONED COMPONENTS ONLY FOR VISUAL REFERENCE
- 7. ALL DIMENSIONS IN INCHES (mm)

TOLERANCES: X.XX IN +/-0.020 (X.X mm +/-0.5 mm) X.XXX IN +/-0.010 (X.XX mm +/-0.25 mm)

8. WEIGHT: 11.3 oz (320 g)

#### PIN DESIGNATIONS

|     | PIN DESIGNATIONS     |              |                                               |  |  |  |  |  |
|-----|----------------------|--------------|-----------------------------------------------|--|--|--|--|--|
| Pin | Label                | Name         | Function                                      |  |  |  |  |  |
| 2   |                      |              | AC Line A Input                               |  |  |  |  |  |
| 3   |                      |              | AC Line B Input                               |  |  |  |  |  |
| 4   | LINE C               | LINE C       | AC Line C Input                               |  |  |  |  |  |
| 7   | -VOUT                | VOUT(-)      | Negative Return for +VOUT                     |  |  |  |  |  |
| 9   | +VOUT                | VOUT(+)      | Positive Boost Output Voltage                 |  |  |  |  |  |
| A1  | START SYNC           | START SYNC   | Startup Synchronization (Droop Sharing)       |  |  |  |  |  |
| A2  | CTL RETURN           | CTL RETURN   | Isolated Ground Reference for Pins A1 - A10   |  |  |  |  |  |
| А3  | SERIAL IN            | SERIAL IN    | Serial Data Input (High = Stop/Idle)          |  |  |  |  |  |
| A4  | SERIAL OUT           | SERIAL OUT   | Serial Data Output (High = Stop/Idle)         |  |  |  |  |  |
| A5  | AC GOOD              | AC GOOD      | AC Power Good Output (High = Good)            |  |  |  |  |  |
| A6  | DC GOOD              | DC GOOD      | DC Power Good Output (High = Good)            |  |  |  |  |  |
| A7  | PFC ENA              | PFC ENA      | Pull Low to Enable Unit                       |  |  |  |  |  |
| A8  | BATTLE SHORT         | BATTLE SHORT | Pull Low to Disable OTP / Phase Drop Shutdown |  |  |  |  |  |
| A9  | A9 3.3V AUX 3.3V AUX |              | 3.3V @ 100mA Always-On Power Output           |  |  |  |  |  |
| A10 | SYNC OUT             | SYNC OUT     | Switching Frequency Synchronization Output    |  |  |  |  |  |
|     |                      |              |                                               |  |  |  |  |  |



Input: 3Ф 115 Vrms (L-N)

Output: 12 Vdc

Power: 720W



#### NOTES:

- 1. APPLIED TORQUE PER M3 OR 4-40 SCREW SHOULD NOT EXCEED 6 in-lb (0.7 Nm)
- 2. BASEPLATE FLATNESS TOLERANCE IS 0.010" (0.25 mm) TIR FOR SURFACE.
- 3. PINS 2-4, 7 AND 9 ARE 0.080" (2.05 mm) DIA. WITH 0.125" (3.18 mm) DIA. STANDOFF SHOULDERS. MATERIAL: COPPER ALLOY. FINISH: MATTE TIN OVER NICKEL
- 4. PINS A1-A10 ARE 0.020" X 0.020" (0.51mm X 0.51mm) MATERIAL: PHOSPHOR BRONZE, FINISH: GOLD FLASH OVER NICKEL UNDERPLATING
- 5. UNDIMENSIONED COMPONENTS ONLY FOR VISUAL REFERENCE
- 6. ALL DIMENSIONS IN INCHES (mm)

TOLERANCES: X.XX IN +/-0.020 (X.X mm +/-0.5 mm) X.XXX IN +/-0.010 (X.XX mm +/-0.25 mm)

X.XXX IN +/-0.010 (X.XX mm +/-0.25 mm)

7. WEIGHT: 11.6 oz (326 g)

## PIN DESIGNATIONS

|     | PIN DESIGNATIONS |              |                                               |  |  |  |  |  |
|-----|------------------|--------------|-----------------------------------------------|--|--|--|--|--|
| Pin | Label            | Name         | Function                                      |  |  |  |  |  |
| 2   | LINE A           | LINE A       | AC Line A Input                               |  |  |  |  |  |
| 3   | LINE B           | LINE B       | AC Line B Input                               |  |  |  |  |  |
| 4   | LINE C           | LINE C       | AC Line C Input                               |  |  |  |  |  |
| 7   | -VOUT            | VOUT(-)      | Negative Return for +VOUT                     |  |  |  |  |  |
| 9   | +VOUT            | VOUT(+)      | Positive Boost Output Voltage                 |  |  |  |  |  |
| A1  | START SYNC       | START SYNC   | Startup Synchronization (Droop Sharing)       |  |  |  |  |  |
| A2  | CTL RETURN       | CTL RETURN   | Isolated Ground Reference for Pins A1 - A10   |  |  |  |  |  |
| А3  | SERIAL IN        | SERIAL IN    | Serial Data Input (High = Stop/Idle)          |  |  |  |  |  |
| A4  | SERIAL OUT       | SERIAL OUT   | Serial Data Output (High = Stop/Idle)         |  |  |  |  |  |
| A5  | AC GOOD          | AC GOOD      | AC Power Good Output (High = Good)            |  |  |  |  |  |
| A6  | DC GOOD          | DC GOOD      | DC Power Good Output (High = Good)            |  |  |  |  |  |
| A7  | PFC ENA          | PFC ENA      | Pull Low to Enable Unit                       |  |  |  |  |  |
| A8  | BATTLE SHORT     | BATTLE SHORT | Pull Low to Disable OTP / Phase Drop Shutdown |  |  |  |  |  |
| A9  | 3.3V AUX         | 3.3V AUX     | 3.3V @ 100mA Always-On Power Output           |  |  |  |  |  |
| A10 | SYNC OUT         | SYNC OUT     | Switching Frequency Synchronization Output    |  |  |  |  |  |

MPFIC-115-3PH-12x-FT 005-0007202 Rev. D 09/25/2024 Page 18 www.synqor.com

**48:** 48V

**54:** 54V

## MPFIC-115-3PH-12x-FT

M: M-Grade

Input: 3Φ 115 Vrms (L-N)

Output: 12 Vdc Power: 720W

F: Flanged Baseplate

|        | Part Numbering Scheme                |                                                    |                     |                     |                                    |                 |  |
|--------|--------------------------------------|----------------------------------------------------|---------------------|---------------------|------------------------------------|-----------------|--|
| Family | Input Voltage                        | Output                                             | Regulation          | Package Size        | Thermal Design                     | Screening Level |  |
| MPFIC  | <b>115-3PH:</b> 3-Phase 115 Vrms L-N | <b>12</b> :12V<br><b>24:</b> 24V<br><b>28:</b> 28V | R: Regulated output | FT: Full-brick Tera | N: Normal Threaded D: Non-Threaded | S: S-Grade      |  |

**D:** Droop Sharing

Example:MPFIC-115-3PH-12R-FT-N-M MPFIC-115-3PH-12R-FT-N-M

#### **PART NUMBERING SYSTEM**

The part numbering system for SynQor's ac-dc converters follows the format shown in the example.

## **APPLICATION NOTES**

A variety of application notes and technical white papers can be downloaded in PDF format from our website.

| Parameter                                   | Notes & Conditions            |
|---------------------------------------------|-------------------------------|
| STANDARDS COMPLIANCE                        | Pending                       |
| Input/Output to baseplate isolation 2150Vdc | Basic Insulation to Baseplate |
| CE Marked                                   |                               |
| SELV DC Output                              | Reinforced Insulation         |

Note: An external input fuse must always be used to meet these safety requirements.

Contact SynQor for official safety certificates on new releases or download from the SynQor website.

#### **PATENTS**

SynQor holds numerous U.S. patents, one or more of which apply to most of its power conversion products. Any that apply to the product(s) listed in this document are identified by markings on the product(s) or on internal components of the product(s) in accordance with U.S. patent laws. SynQor's patents include the following:

7,765,687 7,787,261 8,149,597 8,644,027

#### WARRANTY

SynQor offers a two (2) year limited warranty. Complete warranty information is listed on our website or is available upon request from SynQor.